DD
MM
YYYY

PAGES

DD
MM
YYYY

spot_img

PAGES

Home Blog Page 7786

Electronic Commerce in Nigeria is Making Progress

2

The landscape of the ecommerce in Nigeria has long been cemented. Gone were the days when nothing could happen online. But all that has changed.  The nation is making progress and very quick.

 

Tekedia notes that there are many Nigerian sites with full e-commerce capabilities these days with payment method denominated with Naira. In other words, they have built methods for those that operate electronic payments in Naira to participate. This industry is growing and very healthy indeed.

 

With more Nigerians online now, this business will surely improve. In most statistics, including Facebook and other top websites Nigerians are getting online and that is good news for the growth of the mobile and electronic payment. The more time they spend online, the more they will shop online.

 

With some kind of standards and unification in the payment system, there is now a big order.  Interswitch is the behemoth while etranzact works the line. Nearly all the banks have Interswitch readiness.  Having that consortium is already helping the ecosystem. The good news is that the card which is used in Nigeria could be used as in other nations – POS, Internet, ATM. Of course, not many will use their cards online because of the illusion of risk.

 

For some big websites, we have noted direct logo of international brands like Visa and Mastercard. The banks are using these cards in the country.  Though Paypal are integrated in some sites, but the banks are not local and that does not help that much.

 

The big change will come with the penetration of mobile payment. As the players juggle with their licenses, mobile and epayment in Nigeria will grow.

 

The major drawback to the faster adoption of eCommerce remains the cost of  integrating Interswitch. It is very expensive with more than N150,000 just to set it up per site. With that kind of money, people will not go in a hurry to have that included.

Power Dissipation and Noise Challenges in Ultra Deep Submicron CMOS Technology

0

The invention of complementary metal oxide semiconductor (CMOS) integrated circuit is a major milestone in the history of modern industry and commerce. It has driven revolutionary changes in computing due to its performance, cost and ease of integration. But as the size of the transistors scale down into the nanometer regime, so many challenges occur on the reliability and performance of the systems.

 

Signal integrity and power problems are noticeably among the major ones. In the past few decades, the advancement of the chip performance has come through increased integration and complexity on the number of transistors on a die. Though supply and threshold voltages have been scaled for every CMOS generation, the power dissipation and interconnect noise have continued to increase. This trend is costly in terms of shorter battery life, complex cooling and packaging methods, and degradation of system performance.

 

Power dissipation in CMOS circuits involves both static and dynamic power dissipations. In the submicron technologies, the static power dissipation, caused by leakage currents and subthreshold currents contribute a small percentage to the total power consumption, while the dynamic power dissipation, resulting from charging and discharging of parasitic capacitive loads of interconnects and devices dominates the overall power consumption.

 

But as technologies scale down to the nanometer regime (ultra deep submicron (UDSM)), the static power dissipation becomes more dominant than the dynamic power consumption. And despite the aggressive downscaling of device dimensions and reductions of supply voltages, which reduce the power consumption of the individual transistors, the exponential increase of operating frequencies results in a steady increase of the total power consumption.

 

Interconnect noise and delay emanate during distribution of on chip signals and clocks using local, intermediate and global wires. Introduction of repeaters on the interconnect paths mitigate the effect of delay at the expense of chip area and power consumption. With technology downscaling, interconnect resistance and capacitance increases the propagation delay. As the cross section of chip interconnect is reduced, the resistance per unit length is increased. Closer routing and wire reduction have increased chip interconnect capacitance and resistance effects respectively.

 

The relationships between interconnect delay and technology show that downscaling of feature size increases circuit propagation delay. It is evident that as the technology scales, the gate delay decreases but with increase in interconnect delay. At around 0.12um technology, the interconnect delay has become exceedingly dominant over the gate delay. This increase is worrisome to chip designers in the quest for continuous circuit miniaturization and denser integration in CMOS technology.

 

The International Technology Roadmap for Semiconductor (ITRS) 2005 forecasts continuous reduction in feature size to be alive and well into the future. With this continuous scaling, if interconnect noise and power dissipation, especially the static power dissipation, are not controlled and optimised, they promise to become major limiting factors for system integration and performance improvement.

Leakage Control Techniques in Ultra Deep Submicron CMOS Technology

0

Among the different leakage currents in the nanometer CMS, the subthreshold and gate leakage are the most dominant. While the latter is mainly due to electron tunnelling from the gate to the substrate, the former is caused by many other factors. As a result, the leakage control techniques to be discussed will focus more on subthreshold currents. Over the years, many techniques have been developed to reduce the subthreshold currents in both the active and standby modes in order to minimize the total power consumption of CMOS circuits.

 

While the standby leakage currents are wasted currents when the circuit is in idle mode where no computation takes place, the active leakage currents are wasted current when the circuit is in use. Generally, reduction of leakage currents involves application of different device and circuit level techniques. At the device level, it involves controlling the doping profiles and physical dimensions of transistors while at the circuit level, it involves the manipulation of threshold voltage (Vth) and source biasing of the transistor.

 

A. Circuit Level Leakage Control Techniques

i) Multi Vth Techniques
This technique involves fabrication of two types of transistors, high Vth and low Vth transistors, on a chip. The high Vth is used to lower the subthreshold leakage current, while the low Vth is used to enhance performance through faster operation. Obtaining these different types of transistors is done through controlled channel doping, different oxide thickness, multiple channel lengths or multiple body biases. Notwithstanding, with technology scaling and continuous decrease in the supply voltage, the implementation of the high Vth transistor will become a major practical challenge.

 

Dual threshold method
In logic circuits, leakage current can be reduced by assigning higher Vth to devices in non-critical paths, while maintaining performance with low Vth in the critical paths. This technique is applicable to both standby and active mode leakage power dissipation control. It ensures that the circuit operates at a high speed and reduced power dissipation.

 

Multi-Threshold Voltage Method
This method uses a high Vth device to gate supply voltage from a low Vth logic block thereby creating a virtual power rail instead of directly connecting the block to the main power rail. The high Vth switches are used to disconnect the power supplies during the standby state, resulting in very low leakage currents set by the high Vth of the series logic block. In active mode operation, the high Vth transistors are switched on and the logic block, designed with low Vth, operates at fast speed.

This enables leakage current reduction via the high Vth and enhanced performance via the low Vth block. Alternatively, this system could be implemented with a high Vth NMOS transistor connected between the GND and the low Vth block. The NMOS transistor insertion is preferred to the PMOS since it has a lower ON-resistance at the same width and consequently can be sized smaller. The use of these transistors increases circuit delay and area. Besides, to retain data during standby mode, extra high Vth memory circuit is needed.

 

Variable Vth Method
This is a method mainly used to reduce standby leakage currents by using a triple well process where the device Vth is dynamically adjusted by biasing the body terminal. Through application of maximum reverse biasing during the standby mode, Vth is increased and the subthreshold leakage current minimized. In addition, this method could be applied in active mode operation to optimize circuit performance by dynamically tuning the Vth based on workload requirements. Through this tuning capability, the circuit is able to operate at the minimal active leakage power.

 

Dynamic Vth Method
This is a method used in active mode operation to control the leakage current in a circuit based on the desired frequency of operation. The frequency is dynamically adjusted through a back-gate bias in response to workload of a system. At low workload, increasing the Vth reduces the leakage power.

 

ii) Body Bias Control
Body biasing a transistor is an effective way of reducing both the active and standby leakage through its impact of increasing the threshold voltages of the MOS transistors. By applying a reverse body bias, the Vth is increased and subsequently reduces the subthreshold leakage currents. This could be done during standby mode by applying a strong negative bias to the NMOS bulk and connecting the PMOS bulks to the VDD rail. Body biasing is also used to minimize DIBL effect and Vth-Rolloff associated with SCE. The Variable Threshold CMOS technique described above utilises body biasing to improve circuit performance. It is important to note that the Vth is related by the square root of the bias voltage implying that a significant voltage level would be needed to raise the Vth. This could be a potential challenge in the UDSM where the supply has been severely scaled down.

 

iii) Minimum Leakage Vector Method
The fundamental concept in this technique is to force the combinational logic of the circuit into a low-leakage state during standby periods. This state enables the largest number of transistors to be turned off so as to reduce leakage and make use of multiple off transistors in stacks.

 

iv) Stack Effect-based Method
The “stacking effect” is the reduction in subthreshold current when multiple transistors connected in series (in a stack) are turned off. The transistor stacking increases the source bias of the upper transistors in the stack as well as lowers the gate-source voltage (Vgs) of these transistors. All these effects contribute to lower subthreshold leakage current in the circuit. Minimizing leakage through transistor stacking depends on the pattern of the input sequence during standby periods as it determines the number of OFF transistors in the stack.

 

Finding the low leakage input vector involves either a complete enumeration of the primary inputs or random search of the primary inputs. While the former is used for small circuits, the latter is applied for more complex circuits. The idea is to use the input vector to determine the combination that results to the least leakage current. When the input vector is obtained, the circuit is evaluated and if necessary, additional leakage control transistors are inserted in series at the non-critical paths to be turned OFF during the standby mode.

 

B. Device Level Leakage Control Techniques

Silicon-on-insulator (SOI): This is a non-bulk technology that builds transistors on top of insulating layer instead of a semiconductor substrate. Using insulating layer reduces parasitic capacitance, which results to higher operational speed and lower dynamic power dissipation in integrated circuits. Though the early SOI used crystals like sapphire, emerging technologies favour the use of silicon wafer, making it economically attractive. The ITRS 2005 projects the use of Ultra-thin body (UTB) SOI by 2008 to manage the increasing effects of leakage.

 

Double Gate MOSFET (DG-MOS): In traditional bulk and SOI devices, immunity from SCE like Vth-rolloff and DIBL requires increasing the channel doping to enable reduction of the depletion depth in the substrate. The inherent drawbacks to this approach are increased substrate-bias sensitivity and degraded subthreshold swing. By replacing the substrate with another gate to form a double gate MOSFET, short channel immunity is achieved with an ideal subthreshold swing.

 

Separation by Implantation of Oxygen (SIMOX): This is a more modern and elegant technique for making the SO1 structure by implanting heavy doses of oxygen directly into a silicon substrate. The wafer is then annealed at very high temperatures, which induces oxide growth below the wafer surface and pushes a top layer of silicon on the top. The resulting SOI consumes lesser power than the bulk technologies. Other methods used in device level control include retrograde doping and halo doping.

 

In addition to the two techniques discussed above, system and architectural level techniques are also used in leakage reduction. This technique could involve designing the system architecture so that it operates at low voltage. The underlining strategy is that when the system operates at low voltage, it reduces both the static and dynamic power consumption and consequently minimizes the leakage power. One of the ways of doing this is to design the system using pipeline architecture. With pipelining, it is possible to operate the system at lower voltage without performance degradation.

 

The penalty for this technique is extra hardware required for pipelining. Another method is threshold voltage hopping. This involves the use of software to dynamically control the threshold voltage of transistors based on the workloads of the system. By adjusting the threshold voltage in this way, high percentage power savings could be realised in a system. Furthermore, reduction in supply voltage is also a good technique to reduce leakage power. By lowering supply voltage, the source-drain voltage is reduced. This has the effect of minimizing DIBL, gate and subthreshold leakage currents.

Turenchi Is A Nigerian News Aggregator

1

Turenchi is a Nigerian News updated throughout the day from multiple sources.  They scan several Nigerian Newspapers as well as dozens of other sources to bring breaking Nigerian News today. The following are samples:

 

 

Obi Emelonye’s “Mirror Boy” starring Genevieve Nnaji & Osita Iheme premieres at the Empire Leicester Square London on the 24th of February 2011 – BellaNaija On Thursday 24th February 2011, Empire Leicester Square in London will play host to a truly unique occasion that is set to become known as the biggest premiere of an African film held in the UK. This international gala occasion is the much antici…

Rukky Sanda, Denrele, Genevieve Nnaji and other celebrities show love to vulnerable children through charity this Valentine’s Season – BellaNaijaSometimes in the midst of work and personal commitments, we forget that there are many people who do not enjoy the same luxuries that many of us have access to – Good health and a strong support system are definitely blessings that some of the mos…

 

They are have jobs listing services but link to international companies. These are the samples:

Rural Electrification Engineer at National Rural Electric Cooperative Association (nreca) (Arlington, VA)

From www.simplyhired.com , about 1 year ago

in nine countries on four continents, including Yemen, Nigeria, and Bangladesh, among others. NRECA International operates field offices in the Dominican Republic, B…

 

NOVA CAPITAL PARTNERS, LLC SEEKS PAN-AFRICAN DEAL FLOW PROFESSIO at Nova Capital Partners (New Jersey)

From www.simplyhired.com , about 1 year ago
to) the following countries: – Kenya – South Africa – Nigeria – Malawi – Namibia – Zambia – Botswana – Angola – Ghana – Tanzania – Egypt – Tunisia – Morocco Nova is …

 

Data Coordinator at Harvard School of Public Health (Boston, MA) From www.simplyhired.com , about 1 year ago
Country Director for the Harvard PEPFAR Program in Nigeria, the Data Coordinator will provide direct support for the strategic information requirements of the Nigeri…

Person 2.0 – Time For That Personal Evolution And Enhance Your Webinality

0

In this age, your webinality is important. You need to have an identity. Yes, we participate in the web 2.0 while we are person 1.0, time has come to upgrade to that person 2.0. You must develop and evolve out of the traditional person to have success in this age. Transitioning from person 1.0 to person 2.0 is not automatic. It requires a lot of work.

You must redesign your web footprint and have presence.  You must connect to the social system and build a brand around yourself. Your webinality (web and personality) cannot improve if you do not invest time on it.

The best way to create good webinality is to develop expertise in something. You need to have an aura of authenticity. Without that, you cannot succeed. You must not be jack of all trades. You have to find a space and dominate it. Have a vision of the image you want in the web and build it. Do you want to be seen a tech expert or a comedian, on the web? You decide. What you do is just very important and having that capacity to know your goal will help you. Your webinality must be nurtured and curated!

Follow these ideas presented by one of our editors

  • Presence: Open at least one social media or blog account.
  • Specialize: Define an area of interest and build around it. A five-minute online search should reveal what you represent. You need to differentiate yourself and showcase your core skills and unique capabilities to potential hiring managers.
  • Accuracy: Always remember that once that post goes online, you may not control who sees it. If you lie on your accomplishments, your classmate or co-worker is just an IP address away from challenging it. Make it accurate – always, otherwise, you will destroy your persona.
  • Comprehensive: While blog should be short, once in a while, develop comprehensive articles in your field and post them online. It could mean expanding a class project you worked on, adding more contents, and fully proving your expertise. Half-baked contents will not take you too far.
  • Judgment: What you post or share online defines who you are. Your profile defines you – values, interests and reliability. For employers, they want reliable team leaders and you must not offer less in your web personality.
  • Vertical Integration: Seek to connect with people ahead of you professionally while building a horizontally network.
  • Generosity: Share and exchange good ideas. Invite people to your network and be generous to promote good ideas from others. Write professional reviews on books, journals and articles. In no distant time, people will reward you.
  • Policy Matters: If you are working, ensure you adhere to policies on using the company’s name online. There is a threat that you could be a source of data leakage that can hurt competitiveness. Your profile must not be another portrait of your employer – you must be wise to separate both, where necessary.
  • Continuity: Professional online branding is a continuous work-in-progress that requires constant tune-ups of networks, contents and profiles. It must be constantly nurtured.