DD
MM
YYYY

PAGES

DD
MM
YYYY

spot_img

PAGES

Home Blog Page 7814

Instructables – DIY Crowdsourced. Let It Get Going In Nigeria

7

Instructables is a web-based community and documentation platform where passionate people share what they do and how they do it, and learn from and collaborate with others. The seeds of Instructables germinated at the MIT Media Lab as the future founders of Squid Labs built places to share their projects and help others.

 

A sampling of recent popular Instructables how-to’s include a guide to building your first robot, DIY Arduino projects, numerous solar applications and creative mobile phone hacks.

 

Who can get this going in Nigeria? Maybe, one of our folks can start an event where Nigerian hackers can come together and co-create and then share. We need hardware as we need software and this is one way of getting to the hardware.

 

From Wikipedia

Instructables is a website specializing in user-created and uploaded do-it-yourself projects, which other users can comment on and rate for quality. It was created by Eric Wilhelm, a mechanical engineer, and launched in August 2005. Instructables is dedicated to step-by-step collaboration among members to build a variety of projects. Users post instructions to their projects, usually accompanied by visual aids, and then interact through comment sections below each Instructable step as well in topic forums.

 

Winner of RHoK2 – Virtual Assembly Point

0

As  RHoK3 approaches, we want to remind our users about the winner of the last one – Virtual Assembly Point (VAP).

 

Virtual Assembly Point (VAP) is a Crisis Management System for Disaster Emergency Response Departments. Its main goal is to providing ground information about the victims to the Emergency Response Team even before they get to the crisis location. With the information that the application will provide the rescue crew will be able to get manifestos of most if not all victims, sort people according to their needs, set different priorities and plan for and manage their resources properly. From VAP you can also trace involved people and do a follow up on victims if you are family or friend. In a nut-shell VAP is meant to automate all processes done from a physical/normal assembly point and more. It uses different available technologies to gather data and an elaborate dashboard to manage the data.

 

RHoK organizes hackathons—intensive hacking competitions events with multiple global locations bringing together developers from all over the world to hack on real-­world problems. At every RHoK hackathon, the problem definitions are shared with the RHoK community, and the developers work their hacking magic to create open source software solutions that respond to those problems, make the world a safer place and save lives.

The Photo of HTC EVO 3D – The Stereo 3-D Smartphone

0

 

HTC demonstrated its 3-D design at the annual Uplinq conference sponsored by Qualcomm. The latter designed the 1.5 GHz dual-core Snapdragon processor that powers the phone. In a demo, the 3-D images showed depth in front of and behind the display and the gizmo is cool.

 

photo credit/HTC

A First look At “Windows 8” User Interface – 1,477,149 Views Within Hours

0

http://youtu.be/p92QfWOw88I

Microsoft released a video on June 1 giving a first peek at Windows 8, showing a user interface for PCs and notebooks similar to that on its Zune and Windows Phone 7 mobile systems. The video is here is  here.

 

This is part of the press release

 

June 1, 2011 – Today, at the D9 Conference, we demonstrated the next generation of Windows, internally code-named “Windows 8,” for the first time. Windows 8 is a reimagining of Windows, from the chip to the interface. A Windows 8-based PC is really a new kind of device, one that scales from touch-only small screens through to large screens, with or without a keyboard and mouse. The demo showed some of the ways we’ve reimagined the interface for a new generation of touch-centric hardware. Fast, fluid and dynamic, the experience has been transformed while keeping the power, flexibility and connectivity of Windows intact.

utube.com/watch?v=p92QfWOw88I&feature=youtu.be

Interconnection Noise Sources and Reductions in Nanometer CMOS

0

When wires are routed tightly together as is evident in nanometer CMOS technologies, different undesirable effects occur. One is capacitive property formed on the wires resulting from storing charges in the metal interface with oxide. Another is inductive noise resulting from induced voltage on a signal line due to changing magnetic field created when a signal switching causes current to flow through a loop.

 

By changing signal level and causing oscillatory transitions which could cause overshoot or undershoot, these effects affect circuit performance. These effects are classified as interconnect noise because they emanate from interconnection wires used to link circuit elements on-chip. This noise has resistive, inductive and capacitive components.

 

Interconnect noise is a huge problem to ultra deep submicron circuit designers because of unwanted variations in signals that degrade system performances. This noise could manifest in many forms: delay, signal integrity degradation etc. When two signal lines are routed together, a capacitance exists between the lines. When one of the signals switch, it induces a change (glitch) on the other one. This relationship could change the second signal or possibly cause a delay in the transmission. Layout engineers work hard to ensure that these effects are reduced in chips for high performance and reliability.

 

Over the years, the metal pitch has followed the trend of process improvement, which involves reduction of the transistor size to pack more units in a die. Unfortunately, the interconnect thickness has not followed the trend resulting to higher resistance per unit length. The effect of this is increase in delay as technology scales. Two major factors contributed to this: capacitance effects which have increased due to much nearer routing on-chip and resistance increases due to wire reduction. These combined factors pose limitation on system operating frequency.

 

There exist four main sources of interconnect noise in CMOS technologies: interconnect cross-capacitance, power supply, and mutual inductance and thermal noise sources. Interconnect cross-capacitance noise results from charge injected on a victim net due to switching on an aggressor net through a capacitance between them. Power supply noise is the spurious signal that appears on local voltage driver, which subsequently changes the signal value at the receiver.

 

Mutual inductance noise results when a voltage is induced on a signal line as a result of a changing magnetic field created when a signal switching causes current to flow through a loop. Finally, thermal noise emanates from joule heating along signal and power paths in circuits when current flows.

 

There is also a coupling (crosstalk) capacitance between two conductors. This capacitance introduces noise that degrades the signal integrity. It leads to rise on the spurious pulse on a neighboring wire, if it has a static value or causes delayed transition. Besides mutual capacitance, crosstalk is also determined by the ratio of the mutual to the sum of self and mutual capacitance (to ground).

 

The spacings between conductors in circuits decrease with technology downscaling. This increases the crosstalk and other sources of interconnection noise as the wires become more compact and closer to one another. This high circuit density contributes to long interconnections which could also increase crosstalk.

 

Crosstalk is a major source of timing uncertainty in circuits and it is more prevalent than process variations. Because of the presence of the capacitance, switching of the signals could result to lots of problems that could potentially result to functional degradation. For reduction of crosstalk, low permitivity dielectric material and signal de-synchronizations (non simultaneous switching of signals) are used.

 

Emerging techniques for interconnect noise reduction involve innovations in materials, circuits and layouts. Typical methods used include buffer insertion, wire sizing, wire spacing, shield insertion among. The ITRS 2005 forecasts increasing use of copper metallization and low-k dielectric insulators. The use of Cu over Al improves circuit propagation delay by reducing the interconnect resistance.

 

With Cu that has lower resistivity than Al, there is a gain on the delay. Further technology scaling continues to introduce more interconnect challenges despite the use of Cu. In the future, optimal techniques to scale interconnect systems with other circuit systems would be needed to reduce the impact of interconnect noise. New circuit and process techniques would be needed. Latch-up prevention and interconnect noise reduction using silicon silicon-on-insulator are expected to increase.

 

In conclusions, as CMOS technology continues to scale down, leakage currents and interconnection noise will become increasingly large due to the effects of electron tunnelling, short channel effects, coupling capacitance and other factors discussed in the paper.

 

Managing these factors by developing better circuits and processes would be vital to the continuous success of CMOS technologies in the semiconductor industry. This would require innovative control techniques and architectures in all aspects of CMOS design. Architectural innovation has already lead to renewed industrial interests in asynchronous integrated circuit which using clockless structure mitigate the effects of interconnect noise delays and other parasitics in circuits.