DD
MM
YYYY

PAGES

DD
MM
YYYY

spot_img

PAGES

Home Blog Page 7851

Nanometer CMOS – The Challenges Ahead

0

The invention of complementary metal oxide semiconductor (CMOS) integrated circuit is a major milestone in the history of modern industry and commerce. It has driven revolutionary changes in computing due to its performance, cost and ease of integration. But as the size of the transistors scale down into the nanometer regime, so many challenges occur on the reliability and performance of the systems.

 

Signal integrity and power problems are noticeably among the major ones. In the past few decades, the advancement of the chip performance has come through increased integration and complexity on the number of transistors on a die. Though supply and threshold voltages have been scaled for every CMOS generation, the power dissipation and interconnect noise have continued to increase. This trend is costly in terms of shorter battery life, complex cooling and packaging methods, and degradation of system performance.

 

Power dissipation in CMOS circuits involves both static and dynamic power dissipations. In the submicron technologies, the static power dissipation, caused by leakage currents and subthreshold currents contribute a small percentage to the total power consumption, while the dynamic power dissipation, resulting from charging and discharging of parasitic capacitive loads of interconnects and devices dominates the overall power consumption.

 

But as technologies scale down to the nanometer regime (ultra deep submicron (UDSM)), the static power dissipation becomes more dominant than the dynamic power consumption. And despite the aggressive downscaling of device dimensions and reductions of supply voltages, which reduce the power consumption of the individual transistors, the exponential increase of operating frequencies results in a steady increase of the total power consumption.

 

Interconnect noise and delay emanate during distribution of on chip signals and clocks using local, intermediate and global wires. Introduction of repeaters on the interconnect paths mitigate the effect of delay at the expense of chip area and power consumption. With technology downscaling, interconnect resistance and capacitance increases the propagation delay. As the cross section of chip interconnect is reduced, the resistance per unit length is increased. Closer routing and wire reduction have increased chip interconnect capacitance and resistance effects respectively.

 

The relationships between interconnect delay and technology show that downscaling of feature size increases circuit propagation delay. It is evident that as the technology scales, the gate delay decreases but with increase in interconnect delay. At around 0.12um technology, the interconnect delay has become exceedingly dominant over the gate delay. This increase is worrisome to chip designers in the quest for continuous circuit miniaturization and denser integration in CMOS technology.

 

The International Technology Roadmap for Semiconductor (ITRS) 2005 forecasts continuous reduction in feature size to be alive and well into the future. With this continuous scaling, if interconnect noise and power dissipation, especially the static power dissipation, are not controlled and optimised, they promise to become major limiting factors for system integration and performance improvement.

 

Power Dissipation and Interconnect Roadmap

0

Since the invention of integrated circuits by Jack Kilby few decades ago, the number of transistors in a die has continuously doubled every 24 months. This is the famous Moore’s law, which is still relevant today. Sustaining this trend has been fuelled by the abilities of the chip designers to cramp more transistors together. As noted above, it has made the designs denser but has introduced problems like power dissipations and interconnects noise. From many indications, the CMOS technology remains the most elegant technology for making chips owing to its low power static dissipation and ease of integration when compared with technology like bipolar junction transistors (BJT). This implies that it would be in use in the foreseeable future and battling the associated problems provides a huge challenge to the stakeholders.

 

State of the art CMOS technologies are well below 100-nanometer transistor feature size. Products made based on 65-nanometer process have already hit the market. 45-nanometer and 32-nanometer CMOS processes are expected before 2008 and 2010 respectively. This ambitious strategy of transistor miniaturization translates to making interconnects that are thinner as well as scaling the system supply power.

 

To make these systems appealing to the customers, there are tight budgets in power consumption and other parameters. For instance, the ITRS (2005) forecasts an allowable maximum power for battery (low cost/handheld) operated systems of 2.8W in 2005 to only 3W in 2020 [This is a very tight budget considering the expected advancements and complexities in these systems]. Within this period, the power supply for high performance systems is expected to scale down by 36% while the allowable maximum power for high performance (with heatsink) devices will increase by only 19%. The underlining consequence of this scaling would be more dominant short channel effects (SCE) and gate leakage current partly due to shorter features sizes and thinner gate oxide thickness respectively. Besides, problems associated with controlling the threshold voltage as a result of non-uniform doping as technology scales will be a major issue.

 

Similarly, the effect of feature size reduction affects the interconnect performance. The decrease in interconnection width and thickness increases resistance while smaller spacing progressively increases the circuit capacitance. This increase in resistance and capacitance are not desirable in the chip wires. These effects have resulted to increased role of interconnect in integrated circuit design and development. As the fringing field component of wire capacitance does not vary with feature size, when the three wire dimensions are scaled by the same scaling factor, the interconnect delay is not affected. But in reality, the scalings of the wire dimensions are not unified by the same scale factor.

 

Furthermore, by packing more circuits on a single die made possible by the smaller sizes of the transistors, the numbers of long interconnections are significantly increased. The resulting effect is that the interconnect delay grows bigger and even more than the gate delay of the transistor. With continuous reduction in the feature size, interconnect noise and delay will continue to be a major issue. Aluminum, once the main material for interconnect has long been replaced by copper, which has a lower resistivity. But with time, the performance of copper/low-k interconnects will become inadequate to meet the speed and power dissipation goals of highly scaled ICs.

 

So what is the future? The ITRS proposes an early availability of high-k gate dielectrics in order to meet the stringent gate leakage especially in low power devices. It also stated that development of low dielectric constant (low-?) material together with low-resistivity metal system would become critical for signal propagation delay reduction. Nonetheless, it acknowledges that accessing the road map is a ‘red brick’, i.e. ‘no known solution’ at least within this decade. In many instances, nanotechnology has been projected to supersede CMOS technology unless the challenges are overcome.

 

Notwithstanding, the challenges of interconnect and power dissipation calls for new system architecture, new materials and innovative optimization tools that would help to accurately model the complex relationships that exist in the system at nanometer regime. The chip makers have vigorously used new materials to reduce interconnect capacitance ( eg, Intel has used low-k carbon doped oxide dielectric to obtain lower interconnect capacitance) in their newer processes. Aggressive new trends would certainly emerge in the future if the demise of Moore’s law should be delayed

The Acquisitions of Skype – Infographic Educates in Graphics

0

We wrote about the Microsoft acquisition of Skype few days ago. Of course, Skype is always moving, from one hand to the other. And we are certain that it has not finished the race.

 

Today, we received an email from a very influential blogger, Muhammad Saleem, informing us about a graphic that depicts these acquisitions in a format that anyone can enjoy. It is really cool.

 

I created this for one of my sites late last week and thought you would find it useful to post for your audience. Read your post on the acquisition and thought you would at the very least enjoy taking a look.

Click on it to expand the view and enjoy the ride of Skype in graphics courtesy of Focus.

 

Lite Demo of Rhapsody App is Available At App Store

0

A demo app version of the Rhapsody of Realities is now available (full version after working with the copyright owners)

 

e-Rhapsody is an electronic way to read the best selling daily devotional and Bible study guide (Rhapsody of Realities).

 

e-Rhapsody provide a reminder to the user every morning to read his/her daily devotional for the day. It should be noted that this Application is a lite-demo and as thus its functionality is limited.

 

Compatibility: This app has been tested and found to be compatible through Android v1.0 to Android v3.

 

How do I download this app? – Click on the download button above to start your download.  Alternatively, you can scan the barcode in the page to download directly to your phone.

 

How do I install this app on my Android device? –  After downloading, copy the APK file to your device, launch it and follow the on screen instructions to install the app on your device.

 

How do I get the full version of this app? – The full version of e-Rhapsody would be available on our appstore soon.

How much does this app cost? – Nothing. This app is offered free of charge.

Oh Heaven, Fasmicro Automates Praying – Daily Prayer is Ready at App Store

0

Fasmicro has posted the Daily Prayer. This is part of our free apps. You can download with your Android machine

.

Daily Prayer is especially for busy professional who hardly have the time to say a prayer in the morning before going to work and in the evening before going to bed, with Daily Prayer you are reminded to say your prayer at 7:00am in the morning and 9:00pm at night, with alerts automatically triggered at this time of the day.

 

For those of us that are not very good at praying, Daily Prayer contains a different prayer for everyday of the week, its a kind of pray with me application, and for those of us that prefer to say our own prayers-Daily Prayer has a point in the prayer where you are allowed to say your own private intentions.

 

Compatibility: This app has been tested and found to be compatible through Android v1.0 to Android v3.1

 

Control Vibrator: Allows an application to vibrate on notification alert

 

System Tools: Allows application to automatically start at boot